Title :
Plasma Etching for Sub-45-nm TaN Metal Gates on High-k Dielectrics
Author :
Bliznetsov, Vladimir N. ; Bera, Lakshmi Kanta ; Soo, Haw Yun ; Balasubramanian, N. ; Kumar, Rakesh ; Lo, Guo-Qiang ; Yoo, Won Jong ; Tung, Chih Hung ; Linn, Linn
Author_Institution :
Inst. of Microelectron., Singapore
fDate :
5/1/2007 12:00:00 AM
Abstract :
Etching of TaN gates on high-k dielectrics (HfO2 or HfAlO) is investigated using HBr/Cl2 chemistry in a decoupled plasma source (DPS). The patterning sequence includes 248-nm lithography, plasma photoresist trimming, etching of a SiN-SiO2 hard mask, and photoresist stripping, followed by TaN etching. TaN etching is studied by design of experiment (DOE) with four variables using a linear model with interactions. It is found that at a fixed substrate temperature and wafer chuck power, etch critical dimensions (CD) gain decreases with decreasing HBr/Cl2 flow rate ratio and pressure and with increasing source power and total gas flow rate. Based on these DOE findings, subsequent optimization is performed and a three-step etching process is developed; a main feature of the process is progressively increasing HBr/Cl2 flow rate ratio. The optimized process provides etch CD gain within 2 nm and gate profile close to vertical and reliable etch-stop on high-k dielectric. This process is successfully applied to the fabrication of the 40-nm HfAlO/TaN gate stack p-MOSFETs with good electrical parameters
Keywords :
MOSFET; design of experiments; high-k dielectric thin films; nanotechnology; optimization; sputter etching; 248 nm; 40 nm; 45 nm; HfAlO-TaN; MOSFET; SiN-SiO2; decoupled plasma source; design of experiment; etch critical dimensions; hard mask; high-k dielectrics; linear model with interactions; optimized process; plasma etching; subsequent optimization; three-step etching process; Etching; Hafnium oxide; High-K gate dielectrics; Lithography; Plasma applications; Plasma chemistry; Plasma sources; Plasma temperature; Resists; US Department of Energy; Decoupled plasma source; TaN metal gate; hard mask; high-$kappa$ dielectric; plasma etching;
Journal_Title :
Semiconductor Manufacturing, IEEE Transactions on
DOI :
10.1109/TSM.2007.895205