DocumentCode :
841725
Title :
Transparent scan: a new approach to test generation and test compaction for scan circuits that incorporates limited scan operations
Author :
Pomeranz, Irith ; Reddy, Sudhakar M.
Author_Institution :
Sch. of Electr. & Comput. Eng., Purdue Univ., West Lafayette, IN, USA
Volume :
22
Issue :
12
fYear :
2003
Firstpage :
1663
Lastpage :
1670
Abstract :
We describe a new approach to test generation and test compaction for scan circuits that eliminates the distinction between scan operations and application of primary input vectors. Under this approach, the scan-in, scan-select, and scan-out lines are treated as conventional primary inputs or primary outputs of the circuit. As a result, limited scan operations, where scan chains are shifted a number of times smaller than their lengths, are incorporated naturally into the test sequences generated by this approach. This leads to very aggressive compaction, resulting in test sequences with the lowest known test application times for benchmark circuits. The resulting test sequences can be applied using conventional test application schemes that support limited scan operations.
Keywords :
VLSI; automatic test pattern generation; benchmark testing; flip-flops; logic testing; sequential circuits; aggressive compaction; benchmark circuits; fault coverage; flip-flops; limited scan operations; primary input vectors; scan circuits; test compaction; test generation; test sequences; transparent scan; Benchmark testing; Circuit faults; Circuit testing; Clocks; Combinational circuits; Compaction; Electrical fault detection; Fault detection; Flip-flops; Logic testing;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.2003.819424
Filename :
1253545
Link To Document :
بازگشت