DocumentCode :
841741
Title :
Timing-driven partial scan
Author :
Jou, Jing-Yang ; Cheng, Kwang-Ting Tim
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
Volume :
12
Issue :
4
fYear :
1995
Firstpage :
52
Lastpage :
59
Abstract :
This partial scan approach reduces area overhead and performance degradation caused by test logic. Given an initial design that meets a target speed, the authors´ algorithm selects a set of scan flip-flops that allows the circuit to meet performance requirements after the scan logic is added. If no such set exists, the algorithm selects a set that minimizes the total area increase caused by the scan logic and the subsequent performance optimization the circuit requires to meet target speed.
Keywords :
flip-flops; logic testing; sequential circuits; area overhead; partial scan; performance degradation; performance optimization; scan flip-flops; test logic;
fLanguage :
English
Journal_Title :
Design & Test of Computers, IEEE
Publisher :
ieee
ISSN :
0740-7475
Type :
jour
DOI :
10.1109/54.491238
Filename :
491238
Link To Document :
بازگشت