DocumentCode :
841790
Title :
iHARP: a multiple instruction issue processor
Author :
Steven, G.B. ; Adams, R.G. ; Findlay, P.A. ; Trainis, S.A.
Author_Institution :
Hertfordshire Univ., Hatfield, UK
Volume :
139
Issue :
5
fYear :
1992
fDate :
9/1/1992 12:00:00 AM
Firstpage :
439
Lastpage :
449
Abstract :
Recently, multiple instruction issue architectures have attempted to improve processor performance by fetching and dispatching more than one instruction in each processor cycle. This paper describes iHARP, a multiple instruction issue processor chip, which is currently being developed at Hatfield Polytechnic. The objective of the HARP project is to develop a processor which will execute nonnumeric programs at a sustained rate in excess of two instructions per processor cycle. This paper emphasises the distinctive hardware features which have been incorporated into the iHARP chip to achieve this goal.
Keywords :
computer architecture; microprocessor chips; HARP project; chip; hardware features; multiple instruction issue architectures; multiple instruction issue processor; nonnumeric programs;
fLanguage :
English
Journal_Title :
Computers and Digital Techniques, IEE Proceedings E
Publisher :
iet
ISSN :
0143-7062
Type :
jour
Filename :
159859
Link To Document :
بازگشت