DocumentCode :
842397
Title :
Sleepy Stack Leakage Reduction
Author :
Park, Jun Cheol ; Mooney, Vincent J., III
Author_Institution :
Intel Corp., Folsom, CA
Volume :
14
Issue :
11
fYear :
2006
Firstpage :
1250
Lastpage :
1263
Abstract :
Leakage power consumption of current CMOS technology is already a great challenge. International Technology Roadmap for Semiconductors projects that leakage power consumption may come to dominate total chip power consumption as the technology feature size shrinks. Leakage is a serious problem particularly for CMOS circuits in nanoscale technology. We propose a novel ultra-low leakage CMOS circuit structure which we call "sleepy stack". Unlike many other previous approaches, sleepy stack can retain logic state during sleep mode while achieving ultra-low leakage power consumption. We apply the sleepy stack to generic logic circuits. Although the sleepy stack incurs some delay and area overhead, the sleepy stack technique achieves the lowest leakage power consumption among known state-saving leakage reduction techniques, thus, providing circuit designers with new choices to handle the leakage power problem
Keywords :
CMOS logic circuits; logic circuits; nanoelectronics; CMOS technology; leakage power consumption; logic circuits; logic state; low leakage power dissipation; nanoscale technology; sleepy stack leakage reduction; transistor stacking; CMOS logic circuits; CMOS technology; Delay; Dielectrics and electrical insulation; Energy consumption; Logic circuits; Power dissipation; Sleep; Subthreshold current; Threshold voltage; Dual-$V_{rm th}$; low-leakage power dissipation; transistor stacking;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2006.886398
Filename :
4019468
Link To Document :
بازگشت