Title :
High-speed self-timed carry-skip adder
Author_Institution :
Dept. of Comput. Eng., King Fahd Univ. of Pet. & Miner., Dhahran
Abstract :
An efficient self-timed carry-skip adder with low area overhead and fast operation is proposed. The adder combines delay-insensitive and bounded delay completion signal detection techniques to define a novel, reliable, area-efficient and high-speed completion-detection circuit. The circuit employs double-rail encoded carry signals together with process-tracking delay circuit elements to efficiently produce a final completion signal of tight acknowledge slack time under different operating conditions. In addition the proposed adder employs carry-skip speed-up circuitry resulting in a novel self-timed carry-skip adder that is quite efficient in terms of both speed and area
Keywords :
adders; delay circuits; high-speed integrated circuits; logic design; bounded delay completion; carry-skip adder; completion-detection circuit; delay circuit; delay-insensitive technique; double-rail signals; encoded carry signals; self-timed adder; signal detection;
Journal_Title :
Circuits, Devices and Systems, IEE Proceedings -