Title :
A Digital Fractional-N PLL With a PVT and Mismatch Insensitive TDC Utilizing Equivalent Time Sampling Technique
Author :
Hyung Seok Kim ; Ornelas, C. ; Chandrashekar, K. ; Shi, Dequan ; Pin-en Su ; Madoglio, P. ; Li, W.Y. ; Ravi, Adit
Author_Institution :
Intel Corp., Hillsboro, OR, USA
Abstract :
A 6-bit time-to-digital converter that achieves mismatch free operation by using a single delay cell and sampling flip-flop is presented. The proposed TDC was integrated in a digital fractional-N PLL fabricated in a 32-nm digital SoC CMOS process for WiFi/WiMax radios. The TDC consumes 3 mW from a 1.05-V supply and occupies an area of 0.004 mm2. A digital frequency-locked loop is used to track and correct for PVT variations in the TDC and no additional linearization or mismatch calibrations are required. The DPLL uses a 20-bit high dynamic range DAC to drive a VCO in order to effectively realize a DCO with 100-Hz frequency resolution. The 2.5-GHz WiFi band LO output is generated from a 40-MHz reference with an integrated phase noise of - 35 dBc (10 kHz to 10 MHz) while consuming 21 mW . The worst case spur in the LO output is below - 50 dBc without requiring TDC mismatch and linearity calibration.
Keywords :
CMOS integrated circuits; WiMax; calibration; flip-flops; phase locked loops; phase noise; system-on-chip; time-digital conversion; voltage-controlled oscillators; wireless LAN; DAC; DCO; DPLL; PVT; TDC; VCO; WiFi radio; WiMax radio; digital SoC CMOS process; digital fractional-N PLL; equivalent time sampling technique; flip-flop sampling; frequency 10 kHz to 10 MHz; frequency 100 Hz; frequency 2.5 GHz; integrated phase noise; linearity calibration; power 21 mW; single delay cell; size 32 nm; time-to-digital converter; voltage 1.05 V; word length 20 bit; word length 6 bit; Clocks; Computer architecture; Delays; Phase locked loops; Phase noise; Shift registers; DPLL; WiFi; WiMax; fractional-n; mismatch insensitive TDC;
Journal_Title :
Solid-State Circuits, IEEE Journal of
DOI :
10.1109/JSSC.2013.2253407