DocumentCode :
84280
Title :
Relaxed Min-Max Decoder Architectures for Nonbinary Low-Density Parity-Check Codes
Author :
Fang Cai ; Xinmiao Zhang
Author_Institution :
Case Western Reserve Univ., Cleveland, OH, USA
Volume :
21
Issue :
11
fYear :
2013
fDate :
Nov. 2013
Firstpage :
2010
Lastpage :
2023
Abstract :
Compared to binary low-density parity-check (LDPC) codes, nonbinary (NB) LDPC codes can achieve higher coding gain when the codeword length is moderate, but at the cost of higher decoding complexity. One major bottleneck of NB-LDPC decoding is the complicated check node processing. In this paper, a novel relaxed check node processing scheme is proposed for the min-max NB-LDPC decoding algorithm. Each finite field element of GF(2p) can be uniquely represented by a linear combination of p independent field elements. Making use of this property, an innovative method is developed in this paper to first find a set of the p most reliable variable-to-check messages with independent field elements, called the minimum basis. Then, the check-to-variable messages are efficiently computed from the minimum basis. With very small performance loss, the complexity of the check node processing can be substantially reduced using the proposed scheme. In addition, efficient VLSI architectures are developed to implement the proposed check node processing and the overall NB-LDPC decoder. Compared to the most efficient prior design, the proposed decoder for a (837, 726) NB-LDPC code over GF(25) can achieve 52% higher efficiency in terms of throughput-over-area ratio.
Keywords :
decoding; minimax techniques; parity check codes; NB-LDPC decoding; VLSI architecture; codeword length; decoding complexity; finite field element; minimum basis; nonbinary LDPC codes; nonbinary low-density parity-check code; relaxed check node processing scheme; relaxed min-max decoder architecture; throughput-over-area ratio; variable-to-check messages; Algorithm design and analysis; Bismuth; Complexity theory; Decoding; Parity check codes; Reliability; Vectors; Check node processing; VLSI design; low-density parity-check codes; min-max algorithm; nonbinary; partial-parallel;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2012.2226920
Filename :
6374266
Link To Document :
بازگشت