DocumentCode :
84319
Title :
Flying-Adder Fractional Divider Based Integer-N PLL: 2nd Generation FAPLL as On-Chip Frequency Generator for SoC
Author :
Liming Xiu, Liming ; Win-Ting Lin ; Tsung-Ta Lee
Author_Institution :
Kairos Microsyst. Corp., Plano, TX, USA
Volume :
48
Issue :
2
fYear :
2013
fDate :
Feb. 2013
Firstpage :
441
Lastpage :
455
Abstract :
Flying-Adder direct period synthesis is a technology that directly constructs output clock period from a known base time unit Δ. In the past, it is mainly used for driving digital load. In this work, a new scheme is proposed to produce spectrally pure clock signal at certain frequencies which can be used to drive devices such as SoC on-chip ADC, DAC and etc. This scheme utilizes a Flying-Adder synthesizer as a fractional divider placed inside the PLL loop. Additionally, a PDFR technique is used to help improve the frequency resolution. Moreover, a unique accumulator is used to boost circuit speed. A 55 nm implementation is fabricated and is used to validate the architecture of this 2nd generation Flying-Adder PLL. The resolution of this enhanced integer-N PLL is 1.5 MHz across the entire VCO operating range with a 12 MHz input and loop bandwidth of 1 MHz. The power consumed is 8.3 mW at 2.3 GHz and the area is 0.16 mm2 . The significance of this fractional divider is discussed at the end. A brief comparison between this clock generator and others is given at the end as well.
Keywords :
adders; phase locked loops; system-on-chip; 2nd generation FAPLL; DAC; PDFR technique; SoC on-chip ADC; accumulator; base time unit; circuit speed boosting; clock generator; clock signal; digital load driving; drive devices; enhanced integer-N PLL; flying-adder direct period synthesis; flying-adder fractional divider-based integer-N PLL; flying-adder synthesizer; frequency 1.5 MHz; frequency 12 GHz; frequency 2.3 GHz; frequency resolution; on-chip frequency generator; power 8.3 mW; size 55 nm; Clocks; Frequency conversion; Generators; Phase locked loops; Synthesizers; System-on-a-chip; Voltage-controlled oscillators; Clock generation; Flying Adder; PLL; System-on-Chip; fractional divider; frequency synthesis;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2012.2223931
Filename :
6374270
Link To Document :
بازگشت