Title :
A three-data differential signaling over four conductors with pre-emphasis and equalization: a CMOS current mode implementation
Author :
Choi, Seok-Woo ; Lee, Hyun-Bae ; Park, Hong-June
Author_Institution :
Dept. of Electr. Eng., Pohang Univ. of Sci. & Technol., Kyungbuk, South Korea
fDate :
3/1/2006 12:00:00 AM
Abstract :
A current-mode differential signaling of three data over two pairs of transmission lines increases the effective maximum data rate per pair of transmission lines by about 37% over the conventional pure differential signaling. Each of two data is transmitted as a half-swing differential signal over a pair of transmission lines. The third data is transmitted as a half-swing complementary common-mode signal of the two pairs of transmission lines. Both a single-tap pre-emphasis and a single-tap decision feedback equalizer are combined with this work. Adding a D flip-flop between the equalizer amplifier and the MUX embedded D flip-flop of receiver enables 4-Gb/s operation of receiver. The chip fabricated by using a 0.25-μm CMOS process shows the maximum data rates of 4 and 3.2 Gb/s over 20- and 60-cm-long FR4 transmission lines, respectively, with bit-error rate below 1E-12.
Keywords :
CMOS integrated circuits; conductors (electric); current-mode circuits; data communication; decision feedback equalisers; flip-flops; telecommunication signalling; 0.25 micron; 3.2 Gbit/s; 4 Gbit/s; CMOS current mode implementation; CMOS process; D flip-flop; current-mode differential signaling; equalization; equalizer amplifier; half-swing differential signal; single-tap decision feedback equalizer; single-tap pre-emphasis; three-data differential signaling; transmission lines; CMOS process; Communication system signaling; Conductors; Decision feedback equalizers; Driver circuits; Flip-flops; Operational amplifiers; Signal processing; Transmission lines; Voltage; Complementary common-mode; MUX embedded D flip-flop; current-mode; differential signaling; look-ahead decision feedback equalization (DFE); pre-emphasis; three data over four conductors;
Journal_Title :
Solid-State Circuits, IEEE Journal of
DOI :
10.1109/JSSC.2005.864117