DocumentCode :
845319
Title :
A 640-Mb/s 2048-bit programmable LDPC decoder chip
Author :
Mansour, Mohammad M. ; Shanbhag, Naresh R.
Author_Institution :
Dept. of Electr. & Comput. Eng., American Univ. of Beirut, Lebanon
Volume :
41
Issue :
3
fYear :
2006
fDate :
3/1/2006 12:00:00 AM
Firstpage :
684
Lastpage :
698
Abstract :
A 14.3-mm2 code-programmable and code-rate tunable decoder chip for 2048-bit low-density parity-check (LDPC) codes is presented. The chip implements the turbo-decoding message-passing (TDMP) algorithm for architecture-aware (AA-)LDPC codes which has a faster convergence rate and hence a throughput advantage over the standard decoding algorithm. It employs a reduced complexity message computation mechanism free of lookup tables, and features a programmable network for message interleaving based on the code structure. The chip decodes any mix of 2048-bit rate-1/2 (3,6)-regular AA-LDPC codes in standard mode by programming the network, and attains a throughput of 640 Mb/s at 125 MHz for 10 TDMP-decoding iterations. In augmented mode, the code rate can be tuned up to 14/16 in steps of 1/16 by augmenting the code. The chip is fabricated in 0.18-μm six-metal-layer CMOS technology, operates at a peak clock frequency of 125 MHz at 1.8 V (nominal), and dissipates an average power of 787 mW.
Keywords :
CMOS integrated circuits; VLSI; digital signal processing chips; iterative decoding; message passing; parity check codes; programmable circuits; turbo codes; 1.8 V; 125 MHz; 2048 bit; 640 Mbit/s; 787 mW; VLSI decoder architecture; code structure; code-programmable tunable decoder chip; code-rate tunable decoder chip; iterative decoders; lookup tables; low-density parity-check codes; message computation mechanism; message interleaving; programmable LDPC decoder chip; programmable network; turbo-decoding message-passing algorithm; CMOS technology; Clocks; Code standards; Computer networks; Convergence; Interleaved codes; Iterative decoding; Parity check codes; Table lookup; Throughput; Architecture-aware low-density parity-check (AA-LDPC) codes; LDPC codes; VLSI decoder architectures; iterative decoders; turbo-decoding message-passing (TDMP) algorithm;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2005.864133
Filename :
1599537
Link To Document :
بازگشت