Title :
Accurate and computer efficient modelling of single event transients in CMOS circuits
Author :
Wirth, G.I. ; Vieira, M.G. ; Kastensmidt, F. G Lima
Author_Institution :
State Univ. of Rio Grande do Sul-UERGS, Guaiba
fDate :
4/1/2007 12:00:00 AM
Abstract :
A new analytical modelling approach to evaluate the impact of single event transients (SETs) on CMOS circuits has been developed. The model allows evaluation of transient pulse amplitude and width (duration) at the logic level, without the need to run circuit level (Spice-like) simulations. The SET mechanism in MOS circuits is normally investigated by Spice-like circuit simulation. The problem is that electrical simulation is time-consuming and must be performed for each different circuit topology, incident particle and track. The availability of a simple model at the logic gate level may greatly improve circuit sensitivity analysis. The electrical response of a circuit to an ionising particle hit depends on many parameters, such as circuit topology, circuit geometry and waveform shape of the charge injection mechanism. The proposed analytical model, which is accurate and computer efficient, captures these transistor-level effects of ionising particle hits and models them to the logic level of abstraction. The key idea is to exploit a model that allows the rapid determination of the sensitivity of any logic gate in a CMOS circuit, without the need to run circuit simulations. The model predicts whether or not a particle hit generates a SET, which may propagate to the next logic gate or memory element, making possible to analyse the sensitivity of each node in a complex circuit. Model derivation is strongly related to circuit electrical behaviour, being consistent with technology scaling. The model is suitable for integration into CAD tools, intending to make automated evaluation of circuit sensitivity to SET possible, as well as automated estimation of soft error rate
Keywords :
CMOS logic circuits; circuit simulation; integrated circuit modelling; radiation effects; sensitivity analysis; transients; CAD tools; CMOS circuits; SET mechanism; analytical modelling; computer efficient modelling; ionising particle hits; logic gate level; sensitivity analysis; single event transients; soft error rate; transient pulse amplitude; transient pulse width; transistor-level effects;
Journal_Title :
Circuits, Devices & Systems, IET
DOI :
10.1049/iet-cds:20050210