DocumentCode :
846164
Title :
Efficient new approach for modulo 2n-1 addition in RNS
Author :
Patel, R.A. ; Benaissa, M. ; Boussakta, S.
Author_Institution :
Dept. of Electron. & Electr. Eng., Univ. of Sheffield
Volume :
153
Issue :
6
fYear :
2006
Firstpage :
399
Lastpage :
405
Abstract :
A new modulo 2n-1 addition algorithm is presented, which is applicable in the residue number system. In contrast to previous work, the input carry in the first stage of the addition is set to one. The associated output carry is then used to conditionally modify the sum to produce the correct modulo 2n-1 result. Moreover, unlike recent adders in the literature, the result never exceeds the dynamic range of the modulus. Actual VLSI implementations using 130 nm standard-cell technology show that the corresponding architectures provide improved trade-offs in the power-delay-area space when compared against existing designs
Keywords :
VLSI; number theory; residue number systems; VLSI implementations; addition algorithm; power-delay-area space; residue number system; standard-cell technology;
fLanguage :
English
Journal_Title :
Computers and Digital Techniques, IEE Proceedings -
Publisher :
iet
ISSN :
1350-2387
Type :
jour
Filename :
4020551
Link To Document :
بازگشت