Title :
An incremental zero/integer delay switch-level simulation environment
Author_Institution :
Dept. of Comput. Sci., Illinois Univ., Urbana, IL, USA
fDate :
9/1/1992 12:00:00 AM
Abstract :
Methods used in the implementation of an incremental zero/integer-delay switch-level logic simulator for MOS circuits based on the MOSSIM II switch-level model are presented. Zero-delay timing reduces spurious reevaluations caused by minor changes to signal timing that do not affect logic, while integer-delay timing provides an ability to model race conditions that do affect the logic. The incremental simulator is embedded within a single fully integrated capture-compile-simulate tool. Modifications to the design at any level in the structural design hierarchy are automatically mapped into (possibly many) changes in the underlying transistor netlist and the incremental simulator is triggered to quickly resimulate only the affected regions of the circuit
Keywords :
MOS integrated circuits; digital simulation; hazards and race conditions; logic CAD; MOS circuits; MOSSIM II switch-level model; capture-compile-simulate tool; incremental zero/integer-delay; race conditions; signal timing; structural design hierarchy; switch-level logic simulator; transistor netlist; Circuit simulation; Computational modeling; Delay; Digital circuits; Discrete event simulation; Logic circuits; Modems; Space exploration; Switching circuits; Timing;
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on