DocumentCode
8468
Title
Layout-Based Refined NPSF Model for DRAM Characterization and Testing
Author
Sfikas, Yiorgos ; Tsiatouhas, Yiorgos E. ; Hamdioui, Said
Author_Institution
Dept. of Comput. Sci., Univ. of Ioannina, Ioannina, Greece
Volume
22
Issue
6
fYear
2014
fDate
Jun-14
Firstpage
1446
Lastpage
1450
Abstract
As dynamic random access memories (DRAMs) are becoming denser with technology scaling, more complex fault behaviors emerge; examples are leakage, coupling effects, and cell neighborhoods interaction. The neighborhood pattern sensitive fault (NPSF) model is suitable to address such faulty behaviors and identify them during the characterization and/or test of new DRAM chips. However, NPSF test algorithms are extremely time-consuming and therefore not economically affordable. In this brief, we show how layout information can be used to refine and significantly simplify the NPSF model and reduce the test time complexity. As a case study, the folded DRAM array is considered. A realistic NPSF model, the Δ-type neighborhood, is introduced together with a time efficient test algorithm which is more than two-times cheaper than traditional ones. Even when incorporating bit-line influence and word-line coupling effects, along with NPSFs, the test algorithm time complexity almost remains unaltered. Therefore, the proposed approach makes NPSF testing economically affordable, and hence, suitable for the characterization/test of dense DRAMs in the nanoera.
Keywords
DRAM chips; integrated circuit layout; integrated circuit reliability; integrated circuit testing; DRAM characterization; DRAM testing; cell neighborhoods interaction; dynamic random access memories; layout based refined NPSF model; neighborhood pattern sensitive fault; technology scaling; test time complexity; time efficient test algorithm; Dynamic random access memory (DRAM) testing; layout-based testing; neighborhood pattern sensitive fault (NPSF) model; neighborhood pattern sensitive fault (NPSF) model.;
fLanguage
English
Journal_Title
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher
ieee
ISSN
1063-8210
Type
jour
DOI
10.1109/TVLSI.2013.2266281
Filename
6547154
Link To Document