Title :
Generalised approach to automatic custom layout of analogue ICs
Author :
Chen, D.J. ; Sheu, B.J.
Author_Institution :
Dept. of Electr. Eng., Signal & Image Process. Inst., Univ. of Southern California, Los Angeles, CA, USA
fDate :
8/1/1992 12:00:00 AM
Abstract :
An automatic custom analogue IC layout methodology is presented which employs primitive cell recognition, critical net analysis, and self-constructive floorplanning and routing techniques. Based on this methodology, a general-purpose analogue circuit module layout generator, SLAM, has been developed. Given the schematic netlist of an arbitrary analogue MOS circuit module, SLAM can quickly generate a high-quality custom layout to some desired aspect ratio. With a simple extension of the hierarchy, this method can also handle more complex analogue subsystems. Special layout constraints are automatically analysed for each analogue circuit and properly incorporated into the layout generation on each level of the circuit hierarchy to achieve both high performance and overall area efficiency. Experimental results on common analogue VLSI building blocks such as operational amplifier, comparator and neural circuit modules are presented
Keywords :
BIMOS integrated circuits; CMOS integrated circuits; MOS integrated circuits; VLSI; application specific integrated circuits; bipolar integrated circuits; circuit layout CAD; integrated circuit technology; linear integrated circuits; CAD; MOS circuit; SLAM; VLSI building blocks; analog circuit; analogue ICs; automatic custom layout; critical net analysis; module layout generator; monolithic IC; primitive cell recognition; routing techniques; self-constructive floorplanning;
Journal_Title :
Circuits, Devices and Systems, IEE Proceedings G