DocumentCode :
84941
Title :
A New Fuse Architecture and a New Post-Share Redundancy Scheme for Yield Enhancement in 3-D-Stacked Memories
Author :
Changwook Lee ; Wooheon Kang ; Donkoo Cho ; Sungho Kang
Author_Institution :
Dept. of Electr. & Electron. Eng., Yonsei Univ., Seoul, South Korea
Volume :
33
Issue :
5
fYear :
2014
fDate :
May-14
Firstpage :
786
Lastpage :
797
Abstract :
3-D-stacked memory using through-silicon-vias (TSVs) has emerged as a good alternative for overcoming the limitation of 2-D memory technology. Among many issues with 3-D-stacked memory, yield is one of the major challenges for mass production. This paper proposes a new fuse architecture and redundancy scheme to improve the yield of 3-D-stacked memories. The new fuse architecture is developed based on the fact that the unused redundancies in prebond repair cause the inefficiency. Therefore, the new fuse architecture provides a way to share redundancies in prebond and postbond repairs. There are two kinds of operation modes. One is an enable mode for collecting the used redundancy information. The other is a mask mode for obtaining faulty redundancy information using a short test algorithm. Using the new fuse architecture, a new redundancy scheme called the post-share scheme is developed to achieve optimal yield. The post-share scheme allocates the fixed number of spare rows and columns for each repair just like other schemes. However, only allocated redundancies are used in prebond repair, while both the redundancies allocated for postbond repair and unused redundancies in prebond repair can be used for postbond repair. Experimental results show that the post-share redundancy scheme significantly increases the final yield of 3-D-stacked memories and the increase of area overhead is small.
Keywords :
integrated circuit reliability; integrated circuit testing; redundancy; storage management chips; three-dimensional integrated circuits; 2D memory technology; 3D-stacked memories; TSVs; area overhead; faulty redundancy information; fuse architecture; mass production; post-share redundancy scheme; postbond repairs; prebond repairs; redundancy information; short test algorithm; through-silicon-vias; yield enhancement; Built-in self-test; Computer architecture; Decoding; Fuses; Maintenance engineering; Redundancy; Stacking; Built-in self-repair (BISR); built-in self-test (BIST); fuse; redundancy analysis (RA); yield improvement;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.2013.2296538
Filename :
6800196
Link To Document :
بازگشت