DocumentCode :
851003
Title :
Cascaded voting process for flash ADC with interpolating scheme
Author :
Jang, Y.-C.
Author_Institution :
Samsung Electron. Co., Ltd., Hwasung
Volume :
44
Issue :
18
fYear :
2008
Firstpage :
1047
Lastpage :
1048
Abstract :
A 3-stage cascaded voting process is proposed for flash analogue-to-digital converters (ADCs) with an interpolation factor of 4 to eliminate the consecutive bubbles at the output nodes of the comparator array. Compared to the conventional 3-input voting process, the proposed process completely eliminates up to seven consecutive bubbles without hardware overhead, if the preamplifier output is assumed to have a single bubble at most. The proposed voting process is evaluated by 7-bit 1 GS/s CMOS flash ADCs with an interpolation factor of 4 which is designed by a 0.13 m CMOS process with 1.2 V supply.
Keywords :
CMOS integrated circuits; analogue-digital conversion; cascade networks; comparators (circuits); preamplifiers; CMOS flash ADCs; analogue-to-digital converters; bubbles; cascaded voting process; comparator array; interpolation factor; output nodes; preamplifier output;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el:20080499
Filename :
4610660
Link To Document :
بازگشت