DocumentCode :
851646
Title :
A new NMOS layout structure for radiation tolerance
Author :
Snoeys, Walter J. ; Gutierrez, Tomas A Palacios ; Anelli, Giovanni
Author_Institution :
EP Div., CERN, Geneva, Switzerland
Volume :
49
Issue :
4
fYear :
2002
fDate :
8/1/2002 12:00:00 AM
Firstpage :
1829
Lastpage :
1833
Abstract :
A new transistor structure is presented to obtain radiation tolerance in commercial submicron CMOS technology without any process modifications. The NMOS transistor and field leakage normally induced by ionizing irradiation is remedied by acting on the work function of the transistor gate at the transistor edges. The technique also works in a CMOS process where transistor source and drains are silicided. Contrary to the enclosed layout transistor (ELT) previously proposed for this purpose, this new transistor structure does not limit the transistor width over transistor length (W/L) ratios to large values and thereby eliminates one of the most stringent constraints in the design of radiation tolerant circuits in standard CMOS. Measurements on fabricated devices demonstrate the functionality of the transistor structure and its radiation tolerance up to 40 Mrad(SiO2).
Keywords :
CMOS integrated circuits; MOSFET; radiation hardening (electronics); semiconductor device testing; NMOS layout structure; X-ray effects; enclosed layout transistor; integrated circuit radiation effects; ionizing irradiation; radiation hardening; radiation tolerance; semiconductor devices; submicron CMOS technology; CMOS process; CMOS technology; Integrated circuit measurements; Integrated circuit technology; Ionizing radiation; MOS capacitors; MOS devices; MOSFETs; Radiation effects; Semiconductor devices;
fLanguage :
English
Journal_Title :
Nuclear Science, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9499
Type :
jour
DOI :
10.1109/TNS.2002.801534
Filename :
1043525
Link To Document :
بازگشت