DocumentCode :
851700
Title :
An efficient and simple VLSI tree architecture for motion estimation algorithms
Author :
Jehng, Yeu-Shen ; Chen, Liang-Gee ; Chiueh, Tzi-Dar
Author_Institution :
Dept. of Electr. Eng., Nat. Taiwan Univ., Taipei, Taiwan
Volume :
41
Issue :
2
fYear :
1993
fDate :
2/1/1993 12:00:00 AM
Firstpage :
889
Lastpage :
900
Abstract :
A low-latency, high-throughput tree architecture is proposed. This architecture implements both the full-search block-matching algorithm and the three-step hierarchical search algorithm in motion estimation. Owing to the simple and modular properties, the proposed architecture is suitable for VLSI implementation. Furthermore, it can be decomposed into subtrees to reduce hardware cost and pin count. The memory interleaving and the pipeline interleaving are also employed to enhance memory bandwidth and to use the pipeline 100%. Theoretical calculations and simulation results are presented to show the attractive performance
Keywords :
VLSI; digital signal processing chips; motion estimation; pipeline processing; trees (mathematics); VLSI tree architecture; full-search block-matching algorithm; low-latency high-throughput tree architecture; memory interleaving; motion estimation algorithms; pipeline interleaving; subtrees; three-step hierarchical search algorithm; Bandwidth; Costs; Hardware; ISDN; Image coding; Interleaved codes; Motion estimation; Pipelines; Pulse modulation; Telephony; Very large scale integration;
fLanguage :
English
Journal_Title :
Signal Processing, IEEE Transactions on
Publisher :
ieee
ISSN :
1053-587X
Type :
jour
DOI :
10.1109/78.193224
Filename :
193224
Link To Document :
بازگشت