Title :
Impact of flip-chip packaging on copper/low-k structures
Author :
Mercado, Lei L. ; Kuo, Shun-Meen ; Goldberg, Cindy ; Frear, Darrel
Author_Institution :
Semicond. Products Sector, Motorola Inc., Tempe, AZ, USA
Abstract :
Copper/low-k structures are the desired choice for advanced integrated circuits (ICs). Nevertheless, the reliability might become a concern due to the considerably lower strength and greater coefficient of thermal expansion (CTE) of the low-k materials. To ensure successful integration of the new chips within advanced packaging products, it is essential to understand the impact of packaging on chips with copper/low k structures. In this study, flip-chip die attach process has been studied. Multilevel, multiscale modeling technique was used to bridge the large gap between the maximum and minimum dimensions. Interface fracture mechanics-based approach has been used to predict interface delamination. Both plastic ball grid array (PBGA) and ceramic ball grid array (CBGA) packages were evaluated. Critical failure locations and interfaces were identified for both packages. The impact of thin film residual stresses has been studied at both wafer level and package level. Both PBGA and CBGA packaging die-attach processes induce significantly higher crack driving force on the low-k interfaces than the wafer process. CBGA die-attach might be more critical than PBGA die-attach due to the higher temperature. During CBGA die-attach process, the crack driving force at the low-k/passivation interface may exceed the measured interfacial strength. Two solutions have been suggested to prevent catastrophic delamination in copper/low-k flip-chip packages, improving adhesion strength of low-k/barrier interface or adding tiles and slots in low-k structures to reduce possible area for crack growth.
Keywords :
ball grid arrays; ceramic packaging; copper; delamination; dielectric thin films; finite element analysis; flip-chip devices; fracture mechanics; integrated circuit interconnections; integrated circuit packaging; internal stresses; microassembling; plastic packaging; reflow soldering; thermal management (packaging); Cu; adhesion strength; advanced integrated circuits; ceramic ball grid array; component level thermal cycling; copper/low-k structures; crack driving force; critical failure locations; flip-chip die attach; flip-chip packaging; high-temperature solder reflow; interconnect structures; interface delamination; interface fracture mechanics-based approach; multilevel multiscale modeling; plastic ball grid array; reliability requirements; thin film residual stresses; wafer bumping; Copper; Delamination; Electronics packaging; Force measurement; Integrated circuit packaging; Integrated circuit reliability; Materials reliability; Microassembly; Thermal expansion; Wafer scale integration;
Journal_Title :
Advanced Packaging, IEEE Transactions on
DOI :
10.1109/TADVP.2003.821084