Title :
Area-efficient and self-biased capacitor multiplier for on-chip loop filter
Author_Institution :
SYS LSI Div., Kiheung Kyeonggi-Do
Abstract :
A self-biased capacitor multiplier is proposed to reduce the area of a large integrating capacitor in loop filters. A prototype Sigma-Delta fractional-N frequency synthesiser including the capacitor multiplier is fabricated with a 0.35 mum BiCMOS process. The designed capacitor multiplier makes capacitance of 2.72 nF from an on-chip capacitor of 170 pF with current consumption of 240 muA at 2.8 V. The frequency synthesiser demonstrates the in-band phase noise of -79 dBc/Hz at 5 kHz offset
Keywords :
BiCMOS integrated circuits; capacitors; frequency synthesizers; multiplying circuits; radiofrequency filters; radiofrequency integrated circuits; sigma-delta modulation; transceivers; 0.35 micron; 170 pF; 2.72 nF; 2.8 V; 240 mA; BiCMOS process; Sigma-Delta fractional-N frequency synthesiser; integrating capacitor; on-chip loop filter; self-biased capacitor multiplier;
Journal_Title :
Electronics Letters
DOI :
10.1049/el:20062486