DocumentCode :
860584
Title :
DIA: A Complexity-Effective Decoding Architecture
Author :
Santana, Oliverio J. ; Falcón, Ayose ; Ramirez, Alex ; Valero, Mateo
Author_Institution :
Edificio de Informdtica y Matemdticas, Univ. de Las Palmas de Gran Canaria, Las Palmas de Gran Canaria
Volume :
58
Issue :
4
fYear :
2009
fDate :
4/1/2009 12:00:00 AM
Firstpage :
448
Lastpage :
462
Abstract :
Fast instruction decoding is a true challenge for the design of CISC microprocessors implementing variable-length instructions. A well-known solution to overcome this problem is caching decoded instructions in a hardware buffer. Fetching already decoded instructions avoids the need for decoding them again, improving processor performance. However, introducing such special--purpose storage in the processor design involves an important increase in the fetch architecture complexity. In this paper, we propose a novel decoding architecture that reduces the fetch engine implementation cost. Instead of using a special-purpose hardware buffer, our proposal stores frequently decoded instructions in the memory hierarchy. The address where the decoded instructions are stored is kept in the branch prediction mechanism, enabling it to guide our decoding architecture. This makes it possible for the processor front end to fetch already decoded instructions from the memory instead of the original nondecoded instructions. Our results show that using our decoding architecture, a state-of-the-art superscalar processor achieves competitive performance improvements, while requiring less chip area and energy consumption in the fetch architecture than a hardware code caching mechanism.
Keywords :
cache storage; decoding; logic design; microprocessor chips; reduced instruction set computing; CISC microprocessor design; DIA; branch prediction mechanism; complexity-effective decoding architecture; fast instruction decoding; fetch architecture; fetch architecture complexity; hardware code caching mechanism; special-purpose hardware buffer; state-of-the-art superscalar processor; Buffer storage; Costs; Decoding; Engines; Hardware; Logic; Microprocessors; Process design; Proposals; Reduced instruction set computing; CISC instruction decoding; Design studies; Instruction fetch; RISC/CISC; Superscalar processor design; VLIW architectures; branch predictor; code caching.; variable-length ISA;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/TC.2008.170
Filename :
4624251
Link To Document :
بازگشت