DocumentCode :
860599
Title :
Performance analysis of low power high speed pipelined adders for digital ΣΔ modulators
Author :
Bhansali, P. ; Hosseini, K. ; Kennedy, M.P.
Author_Institution :
Dept. of Electr. Eng., Indian Inst. of Technol., Kanpur
Volume :
42
Issue :
25
fYear :
2006
Firstpage :
1442
Lastpage :
1444
Abstract :
The carry skip adder (CSA) is widely assumed to outperform the carry lookahead adder (CLA) in terms of power and area. However, for pipelined adders used in digital SigmaDelta modulators (DDSM), it is shown that the CLA has similar performance to the CSA architecture when low bit blocks are used. Furthermore, the CSA outperforms the CLA in terms of glitch content and hence the CSA is more suitable for the operational frequencies of DDSMs
Keywords :
adders; digital arithmetic; low-power electronics; sigma-delta modulation; carry lookahead adder; carry skip adder; digital SigmaDelta modulators; glitch content; low power high speed pipelined adders;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el:20062394
Filename :
4030667
Link To Document :
بازگشت