DocumentCode :
864060
Title :
Flexible and scalable methodology for testing high-speed source synchronous interfaces on automated test equipment (ATE) with multiple fixed phase capture and compare
Author :
Laquai, B. ; Braun, M. ; Walther, S. ; Schulze, G.
Volume :
1
Issue :
3
fYear :
2007
fDate :
5/1/2007 12:00:00 AM
Firstpage :
154
Lastpage :
158
Abstract :
The increasing bandwidth requirements of mainstream computing and consumer products, as well as the inefficiency of embedded clock interfaces in terms of latency, protocol overhead and power requirements, have caused the traditional source synchronous interfaces such as dynamic random access memory to break the Gigabit range. Above 1 Gbps dynamic effects such as drift and jitter might become critical for traditional test approaches. At the same time, the usage of dedicated source synchronous ATE HW solutions is challenged by the economic pressure and the flexibility requirements. A new test methodology based on traditional ATE architecture which can deliver both, detailed characterisation results or just a pass/fail decision for a parametric validation in production - depending on the actual test requirement - is described here
Keywords :
automatic test equipment; microprocessor chips; system buses; ATE; automated test equipment; bandwidth requirements; drift; dynamic effects; embedded clock interfaces; flexible scalable methodology; high-speed source synchronous interfaces; jitter; test methodology;
fLanguage :
English
Journal_Title :
Computers & Digital Techniques, IET
Publisher :
iet
ISSN :
1751-8601
Type :
jour
Filename :
4205030
Link To Document :
بازگشت