Title :
Efficient testing and diagnosis of faulty power switches in SOCs
Author :
Goel, S.K. ; Meijer, M. ; De Gyvez, J. Pineda
Author_Institution :
NXP Semicond., Corp. Res.-Design Methods & Solutions, Eindhoven
fDate :
5/1/2007 12:00:00 AM
Abstract :
The use of power switches in modern system chips (SOCs) is inevitable as they allow for efficient on-chip static power management. Leakage is one of the main hurdles in low-power applications. Power switches enable power gating functionality, that is one or more parts of the SOC can be powered-off during standby mode thus leading to savings in the SOC´s overall power consumption. To this end, a circuit and a method to test power switch is presented. The proposed method allows for the testing of on/off functionality. In case of segmented power switches, individual failing segments can be identified by using the proposed test strategy. The method only requires a small number of test patterns that are easy to generate. Furthermore, the proposed method is very scalable with the number of power switches and has a very small area-overhead
Keywords :
fault diagnosis; integrated circuit testing; low-power electronics; semiconductor switches; system-on-chip; SoC; faulty power switches; low-power applications; on-chip static power management; on/off functionality; power consumption; power gating functionality; segmented power switches; standby mode; system chips; test strategy;
Journal_Title :
Computers & Digital Techniques, IET