DocumentCode :
864678
Title :
Low-power network-on-chip for high-performance SoC design
Author :
Lee, Kangmin ; Lee, Se-Joong ; Yoo, Hoi-Jun
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., Korea Adv. Inst. of Sci. & Technol., Daejeon, South Korea
Volume :
14
Issue :
2
fYear :
2006
Firstpage :
148
Lastpage :
160
Abstract :
An energy-efficient network-on-chip (NoC) is presented for possible application to high-performance system-on-chip (SoC) design. It incorporates heterogeneous intellectual properties (IPs) such as multiple RISCs and SRAMs, a reconfigurable logic array, an off-chip gateway, and a 1.6-GHz phase-locked loop (PLL). Its hierarchically-star-connected on-chip network provides the integrated IPs, which operate at different clock frequencies, with packet-switched serial-communication infrastructure. Various low-power techniques such as low-swing signaling, partially activated crossbar, serial link coding, and clock frequency scaling are devised, and applied to achieve the power-efficient on-chip communications. The 5 /spl times/5 mm/sup 2/ chip containing all the above features is fabricated by 0.18-/spl mu/m CMOS process and successfully measured and demonstrated on a system evaluation board where multimedia applications run. The fabricated chip can deliver 11.2-GB/s aggregated bandwidth at 1.6-GHz signaling frequency. The chip consumes 160 mW and the on-chip network dissipates less than 51 mW.
Keywords :
CMOS digital integrated circuits; SRAM chips; integrated circuit design; logic arrays; logic design; low-power electronics; network-on-chip; phase locked loops; reduced instruction set computing; system-on-chip; 0.18 micron; 1.6 GHz; 11.2 Gbit/s; 160 mW; CMOS process; NoC; SoC; clock frequency scaling; heterogeneous intellectual properties; hierarchically-star-connected on-chip network; low-power network-on-chip; low-swing signaling; multiple RISC; multiple SRAM; off-chip gateway; packet-switched serial-communication infrastructure; partially activated crossbar; phase-locked loop; reconfigurable logic array; serial link coding; system-on-chip design; Clocks; Energy efficiency; Frequency; Intellectual property; Network-on-a-chip; Phase locked loops; Phased arrays; Reconfigurable logic; Reduced instruction set computing; System-on-a-chip; Bus coding; crossbar; interconnection; low-power; network-on-chip (NoC); on-chip network; packet; serial communications; small swing; system-on-chip (SoC);
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2005.863753
Filename :
1605280
Link To Document :
بازگشت