Title :
On-Chip Memory System Optimization Design for the FT64 Scientific Stream Accelerator
Author :
Wen, Mei ; Wu, Nan ; Zhang, Chunyuan ; Yang, Qianming ; Ren, Jun ; He, Yi ; Wu, Wei ; Chai, Jun ; Guan, Maolin ; Xun, ChangQing
Author_Institution :
Nat. Univ. of Defense Technol., Beijing
Abstract :
In this paper shows the extension of application domains, hardware-managed memory structures such as caches are drawing attention for dealing with irregular stream applications. However, since a real application usually has both regular and irregular stream characteristics, conventional stream register files, caches, or combinations thereof have shortcomings. This article focuses on combining software- and hardware-managed memory structures and presents a new syncretic memory system based on the ft64 stream accelerator.
Keywords :
optimisation; storage management chips; FT64 scientific stream accelerator; hardware-managed memory structures; on-chip memory system; stream register files; syncretic memory system; system optimization design; Acceleration; Application software; Arithmetic; Bandwidth; Design optimization; Graphics; Registers; Space technology; Streaming media; System-on-a-chip;
Journal_Title :
Micro, IEEE