DocumentCode :
866321
Title :
A novel logarithmic response CMOS image sensor with high output voltage swing and in-pixel fixed-pattern noise reduction
Author :
Lai, Liang-Wei ; Lai, Cheng-Hsiao ; King, Ya-Chin
Author_Institution :
Dept. of Electr. Eng., Nat. Tsing-Hua Univ., Taiwan, Taiwan
Volume :
4
Issue :
1
fYear :
2004
Firstpage :
122
Lastpage :
126
Abstract :
A novel logarithmic response CMOS image sensor fabricated by 0.25-μm CMOS logic process is proposed. The new cell has an output voltage swing of 1 V in the targeted illumination range, which makes it less susceptible to noises in the readout system. Furthermore, the proposed new cell with in-pixel CDS control drastically reduces the fixed pattern noise in logarithmic mode CMOS APS. Comparing with a conventional pixel, a reduction of 10 times in fixed-pattern noise is demonstrated in the new logarithmic response CMOS image sensor.
Keywords :
CMOS image sensors; circuit noise; logic design; signal processing; CMOS image sensor; CMOS logic; illumination range; in-pixel CDS control; in-pixel fixed-pattern noise reduction; output voltage swing; CMOS image sensors; CMOS logic circuits; CMOS process; Circuit noise; Dynamic range; Image sensors; Lighting; Noise reduction; Photoconductivity; Voltage;
fLanguage :
English
Journal_Title :
Sensors Journal, IEEE
Publisher :
ieee
ISSN :
1530-437X
Type :
jour
DOI :
10.1109/JSEN.2003.820339
Filename :
1261872
Link To Document :
بازگشت