DocumentCode :
866382
Title :
Generating tests for delay faults in nonscan circuits
Author :
Agrawal, Prathima ; Agrawal, Vishwani D. ; Seth, Sharad C.
Author_Institution :
AT&T Bell Labs., Murray Hill, NJ, USA
Volume :
10
Issue :
1
fYear :
1993
fDate :
3/1/1993 12:00:00 AM
Firstpage :
20
Lastpage :
28
Abstract :
A delay test method that allows any sequential-circuit test generation program to produce path delay tests for nonscan circuits is presented. Using this method, a given path is tested by augmenting the netlist model of the circuit with a logic block, in which testing for a certain single stuck-at fault is equivalent to testing for a path delay fault. The test sequence for the stuck-at fault performs all the necessary delay fault test functions: initialization, path activation, and fault propagation. Results on benchmarks are presented for nonscan and scan/hold modes of testing.<>
Keywords :
delays; fault location; logic testing; sequential circuits; benchmarks; delay faults; delay test method; fault propagation; initialization; logic block; netlist model; nonscan circuits; path activation; scan/hold modes; sequential-circuit test generation program; single stuck-at fault; stuck-at fault; Circuit faults; Circuit testing; Clocks; Delay effects; Hazards; Logic testing; Propagation delay; Robustness; Sequential analysis; Timing;
fLanguage :
English
Journal_Title :
Design & Test of Computers, IEEE
Publisher :
ieee
ISSN :
0740-7475
Type :
jour
DOI :
10.1109/54.199801
Filename :
199801
Link To Document :
بازگشت