Title :
Design of a language for IC mask verification and net extraction
Author :
Brown, A.D. ; Thomas, P.R.
Author_Institution :
Dept. of Electron., Southampton Univ., UK
fDate :
4/1/1989 12:00:00 AM
Abstract :
Describes the design of a language (the Mask Verification Language, or MVL) to interface with a programmable mask analysis system to check technology rules and extract netlists in a low-cost computing environment. The system operates in batch mode, i.e. mask designs are presented to the system, which checks them and reports errors. If there are problems, the mask designer can re-enter the mask editor to correct them. Running on a single-user workstation, the development loop has been found to be very fast. Legal devices and the technology description are presented to the system in MVL. Each device description contains a descriptive part which controls how a device is recognised, and a procedural part which controls how it is verified and processed once it has been recognised.
Keywords :
MOS integrated circuits; circuit CAD; masks; Mask Verification Language; batch mode; descriptive part; development loop; low-cost computing environment; mask designs; mask editor; netlists; procedural part; programmable mask analysis system; single-user workstation; technology rules;
Journal_Title :
Circuits, Devices and Systems, IEE Proceedings G