DocumentCode :
871171
Title :
Integrated Conditioned OR and Inhibited OR Logic Circuits
Author :
Kruy, J.G. ; Duben, F.T.
Volume :
1
Issue :
2
fYear :
1966
Firstpage :
81
Lastpage :
85
Abstract :
High-speed logic circuits capable of subnanosecond operation are described. The circuits may be constructed using monolithic transistor circuits and attached tunnel diodes, or entirely in hybrid integrated form. A capacitance isolation technique allowing the use of conventional monolithic current mode logic (CML) circuits in conjuction with tunnel diodes is also presented. This results in considerably increased speed and logic flexibility. With this approach, the potential low cost of monolithic circuits of large production volume and the high-speed capability of the tunnel diodes are both retained. Using commercially available tunnel diodes and monolithic circuits, average propagation delays of under 0.4 ns were achieved in an operating system. This represents about an order of magnitude improvement over speeds obtainable with monolithic circuits alone for an important class of logic functions. Good noise immunity is obtained since the tunnel diodes perform only the analog threshold OR operation. The described CONDITIONED OR and INHIBITED OR circuit family is logically complete; however, it is particularly suited for iterative logic. The circuit operation and characteristics are discussed in detail. Examples of their use are also given.
Keywords :
High-speed integrated circuits; Integrated circuit fabrication; Logic circuits; Monolithic integrated circuits; Costs; Fabrication; Hybrid integrated circuits; Integrated circuit technology; Isolation technology; Logic circuits; Production; Propagation delay; Semiconductor device noise; Semiconductor diodes;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.1966.1049763
Filename :
1049763
Link To Document :
بازگشت