DocumentCode :
871674
Title :
Hardness Assurance Statistical Methodology for Semiconductor Devices
Author :
Arimura, I. ; Namenson, A.I.
Author_Institution :
Boeing Aerospace Co., Seattle, WA 98124
Volume :
30
Issue :
6
fYear :
1983
Firstpage :
4322
Lastpage :
4325
Abstract :
A statistical method is developed for determining electrical end-point limits for semiconductor devices subjected to radiation stress. The approach utilizes multiple lot radiation data and can be applied where lot-to-lot variations in radiation response are large compared to variations within a lot. Such limits may be used as design parameter limits or as failure limits for lot acceptance testing of future hardness-assured, semiconductor production lots. The method was applied for neutron and total gamma dose effects on low power bipolar transistors, digital TTL ICs, and a power transistor for which an adequate multiple-lot radiation database existed.
Keywords :
Military computing; Neutrons; Performance evaluation; Production systems; Radiation hardening; Sampling methods; Semiconductor device testing; Semiconductor devices; Statistical analysis; Stress;
fLanguage :
English
Journal_Title :
Nuclear Science, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9499
Type :
jour
DOI :
10.1109/TNS.1983.4333131
Filename :
4333131
Link To Document :
بازگشت