DocumentCode :
872478
Title :
200 MHz counter/shift-register stage
Author :
Brothers, J.S. ; Foss, R.C.
Author_Institution :
Plessey Co. Ltd., Allen Clark Research Centre, Towcester, UK
Volume :
3
Issue :
6
fYear :
1967
fDate :
6/1/1967 12:00:00 AM
Firstpage :
248
Lastpage :
250
Abstract :
The letter describes the principles of operation and practical design of a 200 MHz counter/shift register with only 50mW power consumption. The performance is achieved by using stacked long-tailed pairs to realise a double-rank or master¿slave logic function. It is shown that this circuit arrangement is such as to fully exploit present integrated-circuit-fabrication techniques.
Keywords :
counting circuits;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el:19670192
Filename :
4207247
Link To Document :
بازگشت