DocumentCode
873124
Title
Inherent pattern jitter of STM-64 format signal and a reduction method
Author
Ono, Takahito ; Yamabayashi, Y. ; Hagimoto, Ken ; Hohkawa, Kohji
Author_Institution
NTT Transmission Syst. Labs., Kanagawa, Japan
Volume
28
Issue
22
fYear
1992
Firstpage
2110
Lastpage
2112
Abstract
The inherent pattern jitter of the STM-64 format signal is found to be increased by the DC level fluctuation of incoming data and the output power variation of the timing tank in the section overhead bytes which become longer than the time constant of the timing tank. This pattern jitter is reported to be successfully suppressed by using an already proposed timing recovery circuit with a 1/2T differentiator, which operates as a pattern transformer.
Keywords
digital signals; interference suppression; signal processing; 1/2T differentiator; DC level fluctuation; STM-64 format signal; jitter reduction; jitter suppression; output power variation; pattern jitter; pattern transformer; section overhead bytes; synchronous transport module; time constant; timing recovery circuit; timing tank;
fLanguage
English
Journal_Title
Electronics Letters
Publisher
iet
ISSN
0013-5194
Type
jour
DOI
10.1049/el:19921353
Filename
204613
Link To Document