DocumentCode :
873164
Title :
A new design technique for column compression multipliers
Author :
Wang, Zhongde ; Jullien, Graham A. ; Miller, William C.
Author_Institution :
VLSI Res. Group, Windsor Univ., Ont., Canada
Volume :
44
Issue :
8
fYear :
1995
fDate :
8/1/1995 12:00:00 AM
Firstpage :
962
Lastpage :
970
Abstract :
In this paper, a new design technique for column-compression (CC) multipliers is presented. Constraints for column compression with full and half adders are analyzed and, under these constraints, considerable flexibility for implementation of the CC multiplier, including the allocation of adders, and choosing the length of the final fast adder, is exploited. Using the example of an 8×8 bit CC multiplier, we show that architectures obtained from this new design technique are more area efficient, and have shorter interconnections than the classical Dadda CC multiplier. We finally show that our new technique is also suitable for the design of twos complement multipliers
Keywords :
adders; digital arithmetic; multiplying circuits; Dadda CC multiplier; adders; column compression multipliers; twos complement multipliers; Compressors; Computer architecture; Counting circuits; Delay effects; Helium; High performance computing; Nearest neighbor searches; Signal processing; Very large scale integration; Wiring;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/12.403712
Filename :
403712
Link To Document :
بازگشت