DocumentCode :
873333
Title :
Wiring Effect Optimization in 65-nm Low-Power NMOS
Author :
Chan, Chih-Yuan ; Chen, San-Chuan ; Tsai, Ming-Hsien ; Hsu, Shawn S H
Author_Institution :
Inst. of Electron. Eng., Nat. Tsing Hua Univ., Hsinchu
Volume :
29
Issue :
11
fYear :
2008
Firstpage :
1245
Lastpage :
1248
Abstract :
This letter investigates the wiring effect on RF performance in advanced 65-nm low-power CMOS technology. New designs are proposed to minimize the parasitic resistances and capacitances associated with the interconnects in the transistor. Compared with the standard multifinger devices provided by the foundry, the device with the optimized wiring parasitic capacitances and resistances presents improvement up to ~ 21% for fT (increased from 89 to 108 GHz) and ~ 22% for f max (increased from 130 to 159 GHz), respectively. The extracted equivalent circuit model parameters indicate that the proposed approach can effectively minimize the parasitic effects leading to improved RF performance of the advanced MOSFETs.
Keywords :
CMOS integrated circuits; MOSFET; field effect MMIC; integrated circuit interconnections; wiring; CMOS technology; NMOS; frequency 130 GHz to 159 GHz; frequency 89 GHz to 108 GHz; interconnects; parasitic capacitances; parasitic resistances; transistor; wiring effect optimization; Layout; microwave transistors; millimeter-wave devices; semiconductor device modeling;
fLanguage :
English
Journal_Title :
Electron Device Letters, IEEE
Publisher :
ieee
ISSN :
0741-3106
Type :
jour
DOI :
10.1109/LED.2008.2005515
Filename :
4633626
Link To Document :
بازگشت