DocumentCode :
873494
Title :
Theory and design of MOS capacitor pull-up circuits
Author :
Crawford, Robert H. ; Bazin, Bernard
Volume :
4
Issue :
3
fYear :
1969
fDate :
6/1/1969 12:00:00 AM
Firstpage :
145
Lastpage :
158
Abstract :
Capacitor pull-up circuitry is another addition to the numerous techniques the MOS engineer has available as a design tool. This `ratioless´-type circuit offers the potential advantage of high-speed two-phase operation. A complete circuit description and analysis is presented. Included in the analysis are topics covering bipolar injection effects, calculation of optimum size devices, stair-step charging wave forms that have been observed, and overlap capacitance effects. Measured speed performance is below the predicted value and the discrepancy appears to be caused by minority carrier injection into the substrate.
Keywords :
Capacitors; Invertors; capacitors; invertors; Capacitance; Circuits; Clocks; Current measurement; Fluid flow measurement; Impedance; Instruments; MOS capacitors; MOS devices; Voltage;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.1969.1049977
Filename :
1049977
Link To Document :
بازگشت