DocumentCode :
876044
Title :
Minimizing external wires in generalized single-row routing
Author :
Blair, Jean R S ; Lloyd, Errol L.
Author_Institution :
Dept. of Comput. Sci., Tennessee Univ., Knoxville, TN, USA
Volume :
41
Issue :
6
fYear :
1992
fDate :
6/1/1992 12:00:00 AM
Firstpage :
771
Lastpage :
776
Abstract :
Much of the recent work on the automated design of VLSI chips has concentrated on routing problems associated with such designs. One major class of routing problems focuses on single-row routing. Recently, the traditional single-row routing model has been generalized to allow external wires. Under this generalized model, it is possible to route many more single-row routing instances than in the traditional model. There is, however, a clear disadvantage in the use of external wires, since they force a lengthening of the channels surrounding the single row of terminals. Thus, it is desirable for these generalized single-row routings to use a minimum number of external wires. A linear-time algorithm for determining the minimum number of external wires needed to route a given instance of single-row routing is provided here
Keywords :
VLSI; circuit layout CAD; VLSI chips; automated design; external wires; single-row routing; Algorithm design and analysis; Computer science; Minimization methods; Routing; Terminology; Very large scale integration; Wires;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/12.144629
Filename :
144629
Link To Document :
بازگشت