DocumentCode :
876457
Title :
Serial-parallel FFT array processor
Author :
You, Jaehee ; Wong, S. Simon
Author_Institution :
Sch. of Electron. Eng., Hongik Univ., Seoul, South Korea
Volume :
41
Issue :
3
fYear :
1993
fDate :
3/1/1993 12:00:00 AM
Firstpage :
1472
Lastpage :
1476
Abstract :
An array architecture for computing a fast Fourier transform (FFT) with a flexible number of identical processing elements is presented. The architecture is based on the symmetry of a constant geometry FFT. It allows an easy tradeoff between the hardware complexity and the computation time. A method for constructing a high-radix FFT with simple lower-radix hardware based on successive decompositions and premultiplications has been developed. It shows that a high-radix, lengthy FFT can be efficiently implemented with simple hardware. To verify the architecture, an experimental radix-2 processing element chip has been designed and the results are discussed
Keywords :
digital signal processing chips; fast Fourier transforms; parallel processing; array architecture; computation time; constant geometry FFT; fast Fourier transform; hardware complexity; high-radix FFT; premultiplications; radix-2 processing element chip; serial-parallel FFT array processor; successive decompositions; Algorithm design and analysis; Discrete Fourier transforms; Image reconstruction; Multidimensional signal processing; Multidimensional systems; Sampling methods; Signal processing; Signal processing algorithms; Signal sampling; Speech processing;
fLanguage :
English
Journal_Title :
Signal Processing, IEEE Transactions on
Publisher :
ieee
ISSN :
1053-587X
Type :
jour
DOI :
10.1109/78.205760
Filename :
205760
Link To Document :
بازگشت