DocumentCode :
878134
Title :
Design of high-speed bipolar flip-flops for reduced clock loading
Author :
Collins, T.E. ; Long, S.I.
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of California, Santa Barbara, CA, USA
Volume :
42
Issue :
6
fYear :
2006
fDate :
3/16/2006 12:00:00 AM
Firstpage :
329
Lastpage :
331
Abstract :
A new topology for flip-flops is presented. A current amplifier is incorporated into a standard, current mode logic, D-type flip-flop. The gain cell effectively buffers the clock without requiring additional current. Level shifting emitter followers from the clock are reduced in size and current. The frequency response of the gain cell selectively applies a keep-alive current to the circuit at high frequency without distorting low frequency outputs. The flip-flop is configured as a static frequency divider and compared to a standard flip-flop in a bipolar SiGe process. The new circuit is faster and requires less clock power at high frequency, making it suitable for large-scale integration.
Keywords :
Ge-Si alloys; amplifiers; bipolar logic circuits; current-mode logic; flip-flops; frequency dividers; high-speed integrated circuits; logic design; network topology; semiconductor materials; synchronisation; D-type flip-flop; SiGe; clock loading reduction; current amplifier; current mode logic; frequency response; gain cell; high-speed bipolar flip-flop; level shifting emitter follower; static frequency divider;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el:20063695
Filename :
1610412
Link To Document :
بازگشت