DocumentCode :
878849
Title :
Top-down design process for gate-level combinational logic design
Author :
Sandige, Richard S.
Author_Institution :
Dept. of Electr. Eng., Wyoming Univ., Laramie, WY, USA
Volume :
35
Issue :
3
fYear :
1992
fDate :
8/1/1992 12:00:00 AM
Firstpage :
247
Lastpage :
252
Abstract :
A pedagogical process for designing gate-level combinational logic circuits is described. The process can be used for either combinational logic circuits or the combinational logic sections of sequential logic circuits. Positive logic signals (active high signals) as well as negative logic signals (active low signals) can be used in the design process. The top-down design process allows the student to draw functional logic diagrams in a rather routine manner using the positive logic convention, or the direct polarity convention. After obtaining functional logic diagrams, realizable logic diagrams can be easily obtained using any of the common off-the-shelf gate types including AND, OR, NAND, and NOR elements with appropriate inverter symbols. The advantage of the top-down design process is that students can very easily understand and implement gate-level combinational logic functions. Examples are provided to illustrate the top-down design process in teaching combinational logic design
Keywords :
combinatorial circuits; education; logic design; teaching; AND; NAND; NOR; OR; active high signals; active low signals; education; gate-level combinational logic; inverter; logic diagrams; network synthesis; pedagogical process; sequential logic; teaching; top-down design; Combinational circuits; Education; Logic circuits; Logic design; Process design; Pulse inverters; Sequential circuits; Signal design; Signal processing; Voltage;
fLanguage :
English
Journal_Title :
Education, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9359
Type :
jour
DOI :
10.1109/13.144655
Filename :
144655
Link To Document :
بازگشت