DocumentCode :
879383
Title :
Terminal-oriented model for merged transistor logic (MTL)
Author :
Berger, Horst H. ; Wiedmann, Siegfried K.
Volume :
9
Issue :
5
fYear :
1974
fDate :
10/1/1974 12:00:00 AM
Firstpage :
211
Lastpage :
217
Abstract :
A simple device model is derived to represent merged transistor logic (MTL) circuit behavior. Using the Ebers-Moll equations, the proper definitions of the various current gains are derived, and it is shown that MTL devices can be basically interpreted as n-p-n transistors having an additional base current source. The relations between the intensity of this source and the current actually supplied are derived. Time behavior is modeled according to the charge control concept. Using this model, circuit delays are given as a function of current gains, collector and emitter time constants, supply current, and of fan-out.
Keywords :
Bipolar transistors; Digital integrated circuits; Logic circuits; Modelling; bipolar transistors; digital integrated circuits; logic circuits; modelling; Circuit simulation; Current supplies; Delay effects; Digital circuits; Digital integrated circuits; Equations; Equivalent circuits; Logic circuits; Logic devices; Solid state circuits;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.1974.1050505
Filename :
1050505
Link To Document :
بازگشت