Title :
A Novel Low Power 1 GS/s S&H Architecture With Improved Analog Bandwidth
Author :
Norouzpour-Shirazi, Arashk ; Mirhaj, S. Arash ; Ashtiani, Shahin J. ; Shoaei, Omid
Author_Institution :
Sch. of Electr. & Comput. Eng., Univ. of Tehran, Tehran
Abstract :
A new sample-and-hold (S&H) architecture is proposed for time-interleaved analog-to-digital converter (ADC). The use of this S&H circuit in front-end of a time-interleaved ADC system eliminates the need for sample-time calibration. Using the techniques of precharging and output capacitor coupling along with a new sampling technique called middle-plate-sampling can mitigate the stringent performance requirements for the opamp and sampling switches, resulting in low power consumption and allowing very high sampling rate. Simulated by HSPICE with a standard BSIM3v3 0.18 mum technology, the S&H achieves 10-12 bits resolution for a 1.6-V pp output at 1-GHz sampling rate. The S&H dissipates 12 mW from a 1.8-V supply.
Keywords :
analogue-digital conversion; sample and hold circuits; analog bandwidth; analog-to-digital converter; low power consumption; output capacitor coupling; Analog integrated circuits; CMOS analog integrated circuits; analog-to-digital circuits (ADCs); low power analog circuits; pipeline; sample-and-hold (S&H) circuits;
Journal_Title :
Circuits and Systems II: Express Briefs, IEEE Transactions on
DOI :
10.1109/TCSII.2008.926792