• DocumentCode
    879672
  • Title

    An SEU hardening approach for high-speed SiGe HBT digital logic

  • Author

    Krithivasan, Ramkumar ; Niu, Guofu ; Cressler, John D. ; Currie, Steve M. ; Fritz, Karl E. ; Reed, Robert A. ; Marshall, Paul W. ; Riggs, Pamela A. ; Randall, Barbara A. ; Gilbert, Barry

  • Author_Institution
    Electr. & Comput. Eng. Dept., Georgia Inst. of Technol., Atlanta, GA, USA
  • Volume
    50
  • Issue
    6
  • fYear
    2003
  • Firstpage
    2126
  • Lastpage
    2134
  • Abstract
    A new circuit-level single-event upset (SEU) hardening approach for high-speed SiGe HBT current-steering digital logic is introduced and analyzed using both device and circuit simulations. The workhorse D-type flip-flop circuit architecture is modified in order to significantly improve its SEU immunity. Partial elimination of the effect of cross-coupling at the transistor level in the storage cell of this new circuit decreases its vulnerability to SEU. The SEU response of this new circuit is quantitatively compared with three other D flip-flop architectures, including the unhardened circuit, a conventional NAND gate based circuit, and a current-sharing hardened (CSH) circuit, at both variable data rate and switching current. The new circuit shows substantial improvement in SEU response over the unhardened version, with little increase in layout complexity and power consumption. While the NAND gate based circuit still shows better SEU response than the other circuits, its high power consumption will preclude its use in space applications. Our results suggest that this new circuit architecture exhibits sufficient SEU tolerance, low layout complexity, and modest power consumption, and thus should prove suitable for many space applications requiring very high-speed digital logic.
  • Keywords
    Ge-Si alloys; bipolar logic circuits; heterojunction bipolar transistors; integrated circuit modelling; radiation hardening (electronics); semiconductor device models; D flip-flop architectures; NAND gate; SEU hardening approach; circuit simulations; circuit-level single-event upset; cross-coupling; current-sharing hardened circuit; data rate; device simulations; digital logic; high-speed SiGe HBT digital logic; layout complexity; power consumption; space applications; storage cell; switching current; unhardened circuit; very high-speed digital logic; workhorse D-type flip-flop circuit architecture; Circuit simulation; Energy consumption; Flip-flops; Germanium silicon alloys; Heterojunction bipolar transistors; Logic circuits; Logic devices; Silicon germanium; Single event upset; Switching circuits;
  • fLanguage
    English
  • Journal_Title
    Nuclear Science, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    0018-9499
  • Type

    jour

  • DOI
    10.1109/TNS.2003.822094
  • Filename
    1263852