DocumentCode :
880468
Title :
A 6-GSamples/s multi-level decision feedback equalizer embedded in a 4-bit time-interleaved pipeline A/D converter
Author :
Varzaghani, Aida ; Yang, Chih-Kong Ken
Author_Institution :
Integrated Circuits & Syst. Lab., California Univ., Los Angeles, CA, USA
Volume :
41
Issue :
4
fYear :
2006
fDate :
4/1/2006 12:00:00 AM
Firstpage :
935
Lastpage :
944
Abstract :
A 4-bit 6-GS/s pipeline A/D converter with 10-way time-interleaving is demonstrated in a 0.18-μm CMOS technology. The A/D converter is designed for a serial-link receiver and features an embedded adjustable single-tap DFE for channel equalization. The ISI subtraction of the DFE is performed at the output of each pipeline stage; hence the effective feedback delay requirement is relaxed by 6×. Code-overlapping of the 1.5-bit pipeline stage along with digital error correction is used to absorb and remove the remainder of the ISI. The measured A/D converter performance at 6-GSamples/s shows 22.5 dB of low-frequency input SNDR for the calibrated A/D converter with ±0.25 LSB and ±0.4 LSB of INL and DNL, respectively. The input capacitance is 170 fF for each A/D converter. The DFE tap coefficient is adjustable from 0 to 0.25 with 6-bits of programmable weight. With a DFE coefficient of 0.2, the measured DFE performance shows 2.5 dB of amplitude boosting for a 3-GHz input sinusoid. The 1.8×1.6 mm2 chip consumes 780 mW of power from a 1.8-V power supply.
Keywords :
CMOS integrated circuits; analogue-digital conversion; decision feedback equalisers; error correction; intersymbol interference; pipeline processing; radio receivers; 0.18 micron; 1.5 bit; 1.8 V; 170 fF; 3 GHz; 4 bit; 6 bit; 780 mW; CMOS technology; DFE tap coefficient; ISI subtraction; analog-digital converter; channel equalization; code-overlapping; digital error correction; feedback delay requirement; low-frequency input SNDR; multilevel decision feedback equalizer; pipeline A/D converter; serial-link receiver; Boosting; CMOS technology; Capacitance; Decision feedback equalizers; Delay effects; Error correction codes; Intersymbol interference; Output feedback; Pipelines; Semiconductor device measurement; Analog-to-digital conversion; decision feedback equalization; inter-symbol interference (ISI); pipeline; serial-link; time-interleaving;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2006.870911
Filename :
1610638
Link To Document :
بازگشت