DocumentCode :
88149
Title :
A 12 Bit 1.6 GS/s BiCMOS 2×2 Hierarchical Time-Interleaved Pipeline ADC
Author :
El-Chammas, M. ; Xiaopeng Li ; Kimura, S. ; Maclean, K. ; Hu, J. ; Weaver, M. ; Gindlesperger, M. ; Kaylor, S. ; Payne, R. ; Sestok, C.K. ; Bright, W.
Author_Institution :
Texas Instrum. Inc., Dallas, TX, USA
Volume :
49
Issue :
9
fYear :
2014
fDate :
Sept. 2014
Firstpage :
1876
Lastpage :
1885
Abstract :
This paper describes a 12 bit 1.6 GS/s pipeline ADC realized in a 0.18 μm complementary BiCMOS SiGe process. The ADC consists of a four-way time-interleaved hierarchical structure and a master-slave T&H to improve the dynamic performance of the individual sub-ADCs and to reduce both the converter error rate and the complexity of the required interleaving background calibration algorithms. It achieves an SFDR of 79 dBc and 66 dBc at low and high frequency inputs, respectively and an error rate of less than 10-9, and has a power consumption of 1.15 W for the core ADC.
Keywords :
BiCMOS integrated circuits; Ge-Si alloys; analogue-digital conversion; sample and hold circuits; ADC; BiCMOS; SiGe; four-way time-interleaved hierarchical structure; hierarchical time-interleaved pipeline; master-slave T&H; power 1.15 W; power consumption; size 0.18 mum; word length 12 bit; Clocks; Complexity theory; Error analysis; Gain; Master-slave; Pipelines; Timing; Pipeline A/D; time-interleaving;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2014.2315624
Filename :
6803078
Link To Document :
بازگشت