Title :
Hierarchical yield estimation of large analog integrated circuits
Author :
Kurker, Chris M. ; Paulos, John J. ; Gyurcsik, Ronald S. ; Lu, Jye-Chyi
Author_Institution :
North Carolina State Univ., Raleigh, NC, USA
fDate :
3/1/1993 12:00:00 AM
Abstract :
A hierarchical Monte Carlo methodology for parametric yield estimation of large analog integrated circuits is presented. The methodology exploits the natural functional hierarchy of a circuit and employs a combination of behavioral and regression modeling to replace device-level circuit simulation where possible. Two related techniques for hierarchical yield estimation are demonstrated on a reasonably large BiCMOS circuit combining discrete-time and continuous-time operation. The hierarchical yield estimates agree well with the benchmark of device-level circuit simulation of the complete circuit and are less computationally expensive
Keywords :
BiCMOS integrated circuits; Monte Carlo methods; computational complexity; electronic engineering computing; linear integrated circuits; semiconductor process modelling; BiCMOS circuit; behavioral modelling; continuous-time operation; device-level circuit simulation; discrete time operation; hierarchical Monte Carlo methodology; hierarchical yield estimation; large analog integrated circuits; natural functional hierarchy; parametric yield estimation; regression modeling; Analog integrated circuits; Circuit simulation; Circuit testing; Integrated circuit yield; Manufacturing processes; Monte Carlo methods; Performance analysis; Predictive models; Solid modeling; Yield estimation;
Journal_Title :
Solid-State Circuits, IEEE Journal of