DocumentCode :
881838
Title :
A Suggestion for a Fast Multiplier
Author :
Wallace, C.S.
Author_Institution :
Basser Computing Department, School of Physics, University of Sydney, Sydney, N.S.W., Australia.
Issue :
1
fYear :
1964
Firstpage :
14
Lastpage :
17
Abstract :
It is suggested that the economics of present large-scale scientific computers could benefit from a greater investment in hardware to mechanize multiplication and division than is now common. As a move in this direction, a design is developed for a multiplier which generates the product of two numbers using purely combinational logic, i.e., in one gating step. Using straightforward diode-transistor logic, it appears presently possible to obtain products in under 1, ¿sec, and quotients in 3 ¿sec. A rapid square-root process is also outlined. Approximate component counts are given for the proposed design, and it is found that the cost of the unit would be about 10 per cent of the cost of a modern large-scale computer.
Keywords :
Acceleration; Adders; Arithmetic; Circuits; Computer peripherals; Contracts; Hardware; Investments; Physics computing; Power generation economics;
fLanguage :
English
Journal_Title :
Electronic Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0367-7508
Type :
jour
DOI :
10.1109/PGEC.1964.263830
Filename :
4038071
Link To Document :
بازگشت