DocumentCode
882007
Title
High speed integrated injection logic (I/sup 2/L)
Author
Mulder, Cor ; Wulms, Henk E J
Volume
11
Issue
3
fYear
1976
fDate
6/1/1976 12:00:00 AM
Firstpage
379
Lastpage
385
Abstract
High speed integrated injection logic (I/SUP 2/L) circuits can be manufactured in a process using oxide separation involving a very thin epitaxial layer and ion implantation. Electronic improvements which decrease the charge storage in both the p-n-p and n-p-n transistor are discussed. Analytic expressions are derived which show the consequences for the minority charge stored in the base of the n-p-n transistor and for the influences on the current noise margin. A tradeoff between noise margin and speed is then made. Besides the reduction in delay time, another attractive aspect of this approach is that it allows a simple layout design. By using separate p-n-p and n-p-n transistors, the position of the n-p-n transistors can be adapted to the logic wiring because there is no limitation in the number of crossovers. Some experimental results are given. A minimum value of the propagation delay time of 3 ns has been measured.
Keywords
Bipolar transistors; Digital integrated circuits; Large scale integration; Monolithic integrated circuits; bipolar transistors; digital integrated circuits; large scale integration; monolithic integrated circuits; Delay effects; Density measurement; Epitaxial layers; Integrated circuit manufacture; Ion implantation; Large scale integration; Logic circuits; Manufacturing processes; Propagation delay; Wiring;
fLanguage
English
Journal_Title
Solid-State Circuits, IEEE Journal of
Publisher
ieee
ISSN
0018-9200
Type
jour
DOI
10.1109/JSSC.1976.1050740
Filename
1050740
Link To Document